Computing with Nano-Crossbar Arrays: Logic Synthesis and Fault Tolerance

dc.contributor.authorAltun, Mustafa
dc.contributor.authorCiriani, Valentina
dc.contributor.authorTahoori, Mehdi
dc.contributor.departmentElektronik ve Haberleşme Mühendisliği
dc.contributor.departmentElectronics and Communication Engineering
dc.date.accessioned2019-05-16T12:54:52Z
dc.date.available2019-05-16T12:54:52Z
dc.date.issued2017
dc.descriptionThis is a conference paper.
dc.description.abstractNano-crossbar arrays have emerged as a strong candidate technology to replace CMOS in near future. They are regular and dense structures, and can be fabricated such that each crosspoint can be used as a conventional electronic component such as a diode, a FET, or a switch. This is a unique opportunity that allows us to integrate well developed conventional circuit design techniques into nano-crossbar arrays. Motivated by this, our project aims to develop a complete synthesis and performance optimization methodology for switching nano-crossbar arrays that leads to the design and construction of an emerging nanocomputer. First two work packages of the project are presented in this paper. These packages are on logic synthesis that aims to implement Boolean functions with nanocrossbar arrays with area optimization, and fault tolerance that aims to provide a full methodology in the presence of high fault densities and extreme parametric variations in nano-crossbar architectures.
dc.description.sponsorshipThis project has received funding from the European Union's H2020 research and innovation programme under the Marie Skłodowska-Curie grant agreement No 691178.
dc.description.versionAuthor accepted manuscript (AAM)
dc.identifier.citationComputing with nano-crossbar arrays: Logic synthesis and fault tolerance. (2017). Design, Automation & Test in Europe Conference & Exhibition (DATE), 2017, 278. https://doi.org/10.23919/DATE.2017.7926998
dc.identifier.issn1558-1101
dc.identifier.urihttp://hdl.handle.net/11527/18003
dc.identifier.urihttps://doi.org/10.23919/DATE.2017.7926998
dc.language.isoen
dc.publisherIEEE
dc.relationDesign, Automation & Test in Europe Conference & Exhibition (DATE), 2017
dc.relationSynthesis and Performance Optimization of a Switching Nano-Crossbar Computer
dc.relationNANOxCOMP
dc.relation.ispartofseriesSynthesis and Performance Optimization of a Switching Nano-Crossbar Computer (NANOxCOMP)
dc.source.urihttp://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=7926998&isnumber=7926947
dc.titleComputing with Nano-Crossbar Arrays: Logic Synthesis and Fault Tolerance
dc.typeConference Paper

Dosyalar

Orijinal seri

Şimdi gösteriliyor 1 - 1 / 1
Yükleniyor...
Küçük Resim
Ad:
Altun_Ciriani_Tahoori_Computing_with_Nano-Crossbar_Arrays.pdf
Boyut:
311.28 KB
Format:
Adobe Portable Document Format
Açıklama

Lisanslı seri

Şimdi gösteriliyor 1 - 1 / 1
Yükleniyor...
Küçük Resim
Ad:
license.txt
Boyut:
3.06 KB
Format:
Item-specific license agreed upon to submission
Açıklama