Computing with Nano-Crossbar Arrays: Logic Synthesis and Fault Tolerance
Computing with Nano-Crossbar Arrays: Logic Synthesis and Fault Tolerance
Tarih
2017
Yazarlar
Altun, Mustafa
Ciriani, Valentina
Tahoori, Mehdi
Süreli Yayın başlığı
Süreli Yayın ISSN
Cilt Başlığı
Yayınevi
IEEE
Özet
Nano-crossbar arrays have emerged as a strong
candidate technology to replace CMOS in near future. They
are regular and dense structures, and can be fabricated such
that each crosspoint can be used as a conventional electronic
component such as a diode, a FET, or a switch. This is a
unique opportunity that allows us to integrate well developed
conventional circuit design techniques into nano-crossbar arrays.
Motivated by this, our project aims to develop a complete synthesis and performance optimization methodology for switching
nano-crossbar arrays that leads to the design and construction
of an emerging nanocomputer. First two work packages of the
project are presented in this paper. These packages are on logic
synthesis that aims to implement Boolean functions with nanocrossbar arrays with area optimization, and fault tolerance that
aims to provide a full methodology in the presence of high fault
densities and extreme parametric variations in nano-crossbar
architectures.
Açıklama
This is a conference paper.
Anahtar kelimeler
Alıntı
Computing with nano-crossbar arrays: Logic synthesis and fault tolerance. (2017). Design, Automation & Test in Europe Conference & Exhibition (DATE), 2017, 278. https://doi.org/10.23919/DATE.2017.7926998