A fast logic mapping algorithm for multiple-type-defect tolerance in reconfigurable nano-crossbar arrays
A fast logic mapping algorithm for multiple-type-defect tolerance in reconfigurable nano-crossbar arrays
dc.contributor.author | Tunali, Onur | |
dc.contributor.author | Altun, Mustafa | |
dc.contributor.authorID | https://orcid.org/0000-0002-3103-1809 | |
dc.contributor.department | Electronics and Communication Engineering | en_US |
dc.date.accessioned | 2019-05-23T08:14:32Z | |
dc.date.available | 2019-05-23T08:14:32Z | |
dc.date.issued | 2017-09-21 | |
dc.description | IEEE Transactions on Emerging Topics in Computing ( Early Access Journal article ) | en_US |
dc.description.abstract | Unlike conventional CMOS circuits, nano-crossbar arrays have considerably high defect rates. Multiple-type defects randomly occur both on crosspoint switches and wires that substantially complicates the design phase of the circuits with an elimination of systematic design choices. In order to overcome this problem, a logic mapping methodology is presented in this paper. A fast heuristic algorithm using pre-mapping logic morphing, defect oriented adaptive sorting, matching with Hadamard multiplication, and backtracking is introduced. The proposed algorithm covers both crosspoint defects including stuck-open and stuck-closed types and wire defects including bridging and broken types. Effects of stuck-closed defects, mostly disregarded in the literature, are studied in depth. In simulations, an industrial benchmark suit is used for obtaining runtime and success rate values of the proposed algorithm in comparison with those of the existing algorithms in the literature. A relative accuracy evaluation is also given in comparison with exact mapping techniques. Finally, the steps of the algorithm that are based on pre-mapping and heuristic matching techniques, are separately justified with experimental results. | en_US |
dc.description.sponsorship | This work is supported by the EU-H2020-RISE project NANOxCOMP #691178 and the TUBITAK-Career project #113E760. | en_US |
dc.description.version | Early access version | en_US |
dc.identifier | DOI: 10.1109/TETC.2017.2755458 | |
dc.identifier.citation | O. Tunali and M. Altun, "A Fast Logic Mapping Algorithm for Multiple-type-Defect Tolerance in Reconfigurable Nano-Crossbar Arrays," in IEEE Transactions on Emerging Topics in Computing. doi: 10.1109/TETC.2017.2755458 URL: http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=8047982&isnumber=6558478 | en_US |
dc.identifier.issn | 2168-6750 | |
dc.identifier.uri | http://hdl.handle.net/11527/18016 | |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | en_US |
dc.source | IEEE Transactions on Emerging Topics in Computing | en_US |
dc.subject | Wires | en_US |
dc.subject | Frequency modulation | en_US |
dc.subject | Sorting | en_US |
dc.subject | Logic functions | en_US |
dc.subject | Programmable logic arrays | en_US |
dc.subject | Switches | en_US |
dc.title | A fast logic mapping algorithm for multiple-type-defect tolerance in reconfigurable nano-crossbar arrays | en_US |
dc.type | Article |
Dosyalar
Orijinal seri
1 - 1 / 1
- Ad:
- Tunali_Altun_Multiple_type_Defect_Tolerance_in_Nano_Crossbar_Arrays.pdf
- Boyut:
- 2.24 MB
- Format:
- Adobe Portable Document Format
- Açıklama
- Tunali_Altun_Multiple_type_Defect_Tolerance_in_Nano_Crossbar_Arrays.earlyaccess.pdf
Lisanslı seri
1 - 1 / 1
thumbnail.default.placeholder
- Ad:
- license.txt
- Boyut:
- 3.06 KB
- Format:
- Item-specific license agreed upon to submission
- Açıklama